Anritsu extends 116-Gbit/s PAM4 error detector functions

Anritsu announced it strengthened support for development of devices for 400-GbE*1 and 800-GbE*2 transmissions with the release of the FEC symbol capture function and Bathtub test capability for Anritsu’s 116-Gbit/s PAM4 Error Detector (ED) MU196040B installed in its Signal Quality Analyzer-R MP1900A series.
Anritsu Signal Quality Analyzer-R MP1900A
These functions are supported by downloading and installing the latest control software from the  MP1900A website.

Data centers, which are key infrastructure in 5G mobile networks, are investigating speed upgrades from the current 100 GbE*3 to 400 GbE and future 800 GbE/1.6 TbE standards to support larger and faster transmissions.

PAM4*4 used in 400 GbE is easily affected by noise and transmission path losses, making it difficult to achieve the previous level of error-free transmissions and requiring use of FEC (Forward Error Correction*5) to correct generated errors and maintain transmission quality.

There is increasing need for quantitative measurement of jitter-related signal quality, such as jitter tolerance*6 measurement for evaluating the performance of high-speed devices and transceivers for 400-GbE.

Anritsu has added two new features to its MP1900A: the FEC symbol capture function to evaluate FEC-based network elements, and the PAM4 Bathtub*7 test capability to meet this need and support 400G network evolution.

The new MP1900A ED functions analyze the types of errors to evaluate whether or not the errors can be corrected by FEC and starts capturing data streams only when the burst errors exceed the FEC uncorrectable threshold. From the captured data, a user can determine and troubleshoot what kind of data steam caused the uncorrectable burst errors.

Anritsu has added the PAM4 Bathtub test capability to evaluate and quantify the jitter phase margin since the impact of jitter becomes severe as the data-stream baud rate is increased to achieve a higher traffic capacity.

The modular MP1900A running embedded Windows 10 has good expandability. It is a market-leading bit error rate tester (BERT) for various high-speed interfaces, including PCI Express Gen5 and USB4, using a full line of modules and application software. The MP1900A helps shorten development times for high-speed devices and transceivers.

LEAVE A REPLY

Please enter your comment!
Please enter your name here

Latest

More like this
Related

Union Budget 2026–27: DIPA Calls for Policy Reforms to Strengthen India’s Digital Infrastructure

Digital Infrastructure Providers Association (DIPA) has outlined a set...

Ericsson Plans 1,600 Staff Reductions in Sweden to Strengthen Competitive Position

Ericsson has announced that it will reduce employees in...

STC and Ericsson Sign Five-Year Agreement to Accelerate 5G and Digital Infrastructure in Saudi Arabia

STC Group, a digital enabler in Saudi Arabia, has...

ZTE Faces Potential Fine of Over $1 bn in U.S. Foreign Bribery Probe

Chinese telecom equipment maker ZTE may be required to...